

### MicroZed/PicoZed: Creating a Zynq Hardware Platform in Vivado

15 July 2015 Version 2015\_2.01

#### **Overview**

With a traditional processor, the hardware platform is pre-defined. The manufacturer selected the processor parameters and built-in peripherals when the chip was designed. To make use of this pre-defined processor, you need only target that specific hardware platform in the software development tools.

The Zynq-7000 All Programmable SoC is different. Zynq provides multiple building blocks and leaves the definition to you as the design engineer. This adds flexibility, but it also means that a bit of work needs to be done up front before any software development can take place.

The first step in completing a Zynq design is to define and build the hardware platform. The purpose of this tutorial is to show you how to quickly and easily create a base hardware platform for MicroZed or PicoZed.

## **Objectives**

When this tutorial is complete, you will be able to:

- Create a new project in Vivado, targeting MicroZed or PicoZed
- Create a block based design to insert an ARM processor core
- Import the MicroZed or PicoZed Zyng PS Preset settings
- Build and export the hardware platform

© 2015 Avnet. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.



### **Experiment Setup**

#### Software

The software used to test this reference design is:

- Windows-7 64-bit
- Xilinx Vivado 2015.2
- Board Definition Install for Vivado 2015.1, 2015.2
  - o MicroZed: http://microzed.org/support/documentation/1519
  - o PicoZed + Carrier: <a href="http://picozed.org/support/documentation/4701">http://picozed.org/support/documentation/4701</a>

#### **Hardware**

The hardware setup used to test this reference design includes:

- Win-7 PC with the following recommended memory<sup>1</sup>:
  - o 1.6 GB RAM available for the Xilinx tools to complete a XC7Z010 design
  - o 1.9 GB RAM available for the Xilinx tools to complete a XC7Z020 design
  - o 2.7 GB RAM available for the Xilinx tools to complete a XC7Z030 design

www.microzed.org Page 2 of 20

<sup>&</sup>lt;sup>1</sup> Refer to <u>www.xilinx.com/design-tools/vivado/memory.htm</u>



### **Experiment 1: Create a New Zyng Project in Vivado**

The MicroZed Evaluation Kit includes a license voucher for Vivado Design Edition, device-locked to the Z7010 device. <u>Vivado WebPack</u> (which is free) also supports MicroZed 7010 and 7020 as well as all four PicoZed versions (7010/7015/7020/7030). The Zynq Processing System (PS) may be used without anything programmed in the Programmable Logic (PL). This PS-only style is the simplest way to use Zynq, so that is what we will do during this lab. However, the power of Zynq is found in using soft IP in the PL, interconnecting PS to PL, and routing extra PS built-in peripherals through EMIO to PL I/Os, and then programming of the PL is required.

This tutorial will take advantage of built-in 3<sup>rd</sup>-party board definition files. The board definition archive contains all the files for both MicroZed and PicoZed. The identical archive is posted in two places.

- www.microzed.org → Support → Documentation → MicroZed → MicroZed Board Definition Install for Vivado 2015.1, 2015.2
- www.picozed.org → Support → Documentation → PicoZed FMC Carrier Card (under Related parts for PicoZed) → PicoZed Board Definition Install for Vivado 2015.1, 2015.2

•

- If not previously completed, download the MicroZed/PicoZed Board Definition Install for Vivado 2015.2 archive and follow the instructions to install the board definitions.
- Launch Vivado by selecting Start → All Programs → Xilinx Design Tools → Vivado 2015.2 → Vivado 2015.2.
- 3. Select **File** → **New Project** or click on **Create New Project** under *Quick Start*.



Figure 1 - Vivado Launched

www.microzed.org Page **3** of **20** 



#### 4. Click Next >.



Figure 2 - New Vivado Project Wizard launched

- 5. Click the browse icon . Browse to set the *Project location* to your desired project location and click **Select**.
- Set the *Project name* to MZ\_Basic\_System or PZ\_Basic\_System. Also verify the *Create project subdirectory* checkbox is selected. Click Next >.



Figure 3 – Set Project Name and Location

www.microzed.org Page 4 of 20



7. The project will be RTL based, so leave the radio button for *RTL Project* selected. Since this is a brand new project, check the box for *Do not specify sources at this time*. Click **Next** >. Click **Next** >.



Figure 4 – Set Project Type

Next, the Default Part is selected. This can be done by specifying a specific part or by selecting a board. If you have installed the Board Definition archive correctly, you will have access to all MicroZed and PicoZed products.

<u>www.microzed.org</u> Page **5** of **20** 



- 8. In the Select area, select Boards.
- 9. Set the *Vendor* to **em.avnet.com**. This should leave only seven boards in the table.
- 10. Single-click the **MicroZed** or **PicoZed Board** that matches what you have. Note that the MicroZed Rev F board may be selected for any revision B, C, F, or G. The PicoZed + Carrier revision B may be selected for revision C as well. Click **Next** >.



Figure 5 - Select the Target Board

www.microzed.org Page 6 of 20



11. A project summary is displayed. Click **Finish**. The Vivado cockpit is now displayed.



Figure 6 - New Project Summary



Figure 7 - Vivado Cockpit

www.microzed.org Page **7** of **20** 



### **Experiment 2: Create and Edit a Block Design**

The current project is blank. To access the ARM processing system, we will add an embedded source to the Vivado project using IP Integrator.

1. The recommended way to add an embedded processor is through the Block Design method via IP Integrator. Select **Create Block Design**.



Figure 8 - Create Block Design

2. Give the Block Design a name. System is commonly used. Click **OK**.



Figure 9 - Block Design Name

www.microzed.org Page 8 of 20



3. In the Diagram window, click the Add IP text icon <sup>1</sup> in either location.



Figure 10 – Add IP to the Block Design

4. The *Add Sources* window opens. Start typing "Zynq" in the search window. Find the **ZYNQ7 Processing System** IP. Either double-click this or drag and drop to the *Diagram* window.



Figure 1 - Add IP Window

www.microzed.org Page **9** of **20** 



The Zynq Processing system will appear in the *Diagram* window. Also a new tab will appear labeled **Address Editor**.



Figure 2 – Updated Block Diagram

5. Similar to the Add IP prompt in the previous step, notice now that the Designer Assistance has provided the hint to Run Block Automation. Click the Run Block Automation link at the top of the window.



Figure 3 - Run Block Automation

www.microzed.org Page **10** of **20** 



6. Notice the block automation wizard has identified two sources of I/O that need to be made external. One is obvious, the DDR interface. The other is labeled FIXED\_IO. FIXED\_IO is basically the MIO pin connections. They are labeled FIXED\_IO because you cannot change their assignments in this window.

The Apply Board Preset checkbox applies the Preset TCL that was included as part of the board definition archive. Leave this checked. For details about how to build a system manually, please see the Avnet 2014.4 Zynq Hardware Development Speedway.

The Cross Trigger options may be left Disabled.

Click **OK** to connect these external signals.



Figure 4 - Run Block Automation

7. You will now see the Zyng block with external I/O.



Figure 5 - Zynq Block Diagram for MicroZed with External I/O

<u>www.microzed.org</u> Page **11** of **20** 



#### PicoZed Only:

If you are using PicoZed, continue. For MicroZed, jump to Step 9.

PicoZed requires one extra step that must be completed at this point. The PicoZed has an on-board eMMC device which is used for secondary boot and mass storage. This device uses the Zynq SDIO controller. Because of the way the driver works for that controller, it expects to see something similar to an SD Card which would have a Card Detect signal. For eMMC, the "card" is always present, so there is no physical Card Detect (CDn) signal. For that reason, you will now connect CDn for the SDIO1 controller to a constant 0.

8. Enter the following TCL commands. Alternatively, source the **Connect eMMC CD.tcl** file attached to the board definition archive.

create\_bd\_cell -type ip -vlnv xilinx.com:ip:xlconstant:1.1 GND
set\_property -dict [list CONFIG.CONST\_VAL {0}] [get\_bd\_cells GND]
connect\_bd\_net [get\_bd\_pins GND/dout] [get\_bd\_pins processing\_system7\_0/SDIO1\_CDN]



Figure 6 – Constant 0 Attached to SDIO1\_CDN for PicoZed's Zynq Block Diagram

www.microzed.org Page **12** of **20** 



9. At this point, we can **validate** our design. Click the Validate Design icon <sup>▶</sup>. A successful validation window will appear. Click **OK**.



Figure 7 - Validate Zynq Block Design



Figure 8 - Validation Successful

www.microzed.org Page **13** of **20** 



10. Click **Save Block Design** icon, , to save the project.



Figure 9 - Save Block Design

www.microzed.org Page **14** of **20** 



11. Switch to the **Sources** tab by clicking on it.



Figure 10 – Sources Tab

12. Right-click on **System.bd** and select **Create HDL wrapper**.



Figure 11 - Create Top Level HDL Wrapper

www.microzed.org Page **15** of **20** 



13. For now, leave the option selected to *Let Vivado manage wrapper and auto-update*. Click **OK**.



Figure 12 – Let Vivado Manage Wrapper

14. Once the top-level wrapper is created, you can see the design hieararchy in the *Sources* tab. Notice that **System\_wrapper.v** is the top-level HDL wrapper that was created. **System.bd** is the Block Design.



Figure 13 - System\_wrapper.v Generated

<u>www.microzed.org</u> Page **16** of **20** 



15. Click **Generate Bitstream** in the *Flow Navigator* window. Click **Yes** to start Synthesis and Implementation flows. *Check the upper right-hand corner of the tool for a status bar.* 



Figure 14 – Generate Bitstream



Figure 15 - Launch Synthesis and Implementation



Figure 16 – Progress Status Bar

16. When bitstream generation is completed, click **OK** to *Open Implemented Design*.



Figure 17 - Open Implemented Design

<u>www.microzed.org</u> Page **17** of **20** 



### **Experiment 3: Export Hardware Platform to SDK**

Now that we've created an embedded system, we must make this platform available to the Software Development Kit (SDK). This is done by exporting the hardware platform.

1. In the Vivado tool, select **File** → **Export** → **Export Hardware**. Click **OK**. You could specify a different directory, but for now, leave it as *Local to Project*.



Figure 18 – Export Zyng Hardware Platform

2. We will now explore what you have created. In Windows Explorer, browse to your project directory.



Figure 19 – Project Directory Contents after Export to SDK

You will notice six directories and one file here. The .xpr file is your Vivado Project File and can be used to re-launch your project when you come back to work on it some more.

The .cache, .hw, .runs, .sim, and .srcs directories contain everything related to the hardware design, including the block design source, wrapper HDL, and synthesis/implementation results.

www.microzed.org Page **18** of **20** 



The .sdk folder is the result of the *Export Hardware* operation. Everything required for SDK to import the hardware platform is contained inside one file inside this directory. A hardware engineer looking to share the design with the software team could provide this one file. This provides a very compact and portable method to send a Zynq Hardware Platform to a colleague.



Figure 20 – Zynq Hardware Platform Export for SDK

The next tutorial will show you how to open SDK, import a hardware platform, and run Hello World.

www.microzed.org Page **19** of **20** 



# **Revision History**

| Date        | Version   | Revision                                                                      |
|-------------|-----------|-------------------------------------------------------------------------------|
| 23 Aug 2013 | 2013_2.01 | Initial Avnet release for Vivado 2013.2                                       |
| 02 Jun 2014 | 2014_1.01 | Update for 2014.1 using Avnet MicroZed board definition archive.              |
| 11 Jun 2014 | 2014_2.01 | Update for 2014.2. Export hardware now produces HDF file.                     |
| 29 Jun 2015 | 2015_1.01 | Update for 2015.1. Added support for MicroZed 7020 and PicoZed 7010/15/20/30. |
| 15 Jul 2015 | 2015_2.01 | Update for 2015.2                                                             |

www.microzed.org Page **20** of **20**